# **Academic Course Description**

## BHARATH UNIVERSITY

Faculty of Engineering and Technology

Department of Electronics and Communication Engineering

# **BEC001 – Advanced Computer Architecture**

Fifth Semester, 2017-18 (odd Semester)

### Course (catalog) description

To make students know about the Parallelism concepts in Programming. To give the students an elaborate idea about the different memory systems and buses. To introduce the advanced processor architectures to the students. To make the students know about the importance of multiprocessor and multi-computers. To study about data flow computer architectures

Compulsory/Elective course: Elective for ECE Students

Credit & contact hours: 3 & 45

**Course Coordinator**: Ms C.Geetha, Asst. Professor.

Instructors :

| Name of the instructor | Class<br>handling | Office location | Office phone | Email (domain:@<br>bharathuniv.ac.in | Consultation  |
|------------------------|-------------------|-----------------|--------------|--------------------------------------|---------------|
| Ms C.Geetha            | III year          | SA020           |              |                                      | 12.30-1.30 pm |

# Relationship to other courses:

Pre – requisites : Principles of digital electronics

Assumed knowledge : The students will have a basic knowledge in operation of digital computer, concept of

pipelining and memory system including cache memories and virtual memory

Following courses : BET008 - Wireless Networks

# **Syllabus Contents**

UNIT- I

### **PARALLEL COMPUTER MODELS**

Evolution of Computer architecture, system attributes to performance, Multi processors and multi computers, Multivector and SIMD computers, PRAM and VLSI models-Parallelism in Programming, conditions for Parallelism-Program Partitioning and Scheduling-program flow Mechanisms-Speed up performance laws-Amdahl's law, Gustafson's law-Memory bounded speedup Model.

UNIT- II

### **MEMORY SYSTEMS AND BUSES**

Memory hierarchy-cache and shared memory concepts-Cache memory organization-cache addressing models, Aliasing problem in cache, cache memory mapping techniques-Shared memory organization -Interleaved memory organization, Lower order interleaving, Higher order interleaving. Back plane bus systems-Bus addressing, arbitration and transaction.

UNIT -III 9

#### ADVANCED PROCESSORS

Instruction set architectures-CISC and RISC scalar processors-Super scalar processors-VLIW architecture- Multivector and SIMD computers-Vector processing principles-Cray Y-MP 816 system -Inter processor communication

UNIT- IV

### **MULTI PROCESSOR AND MULTI COMPUTERS**

Multiprocessor system interconnects- Cross bar switch, Multiport memory-Hot spot problem, Message passing mechanisms-Pipelined processors-Linear pipeline, on linear pipeline-Instruction pipeline design -Arithmetic pipeline design.

UNIT- V 9

### DATA FLOW COMPUTERS AND VLSI COMPUTATIONS

Data flow computer architectures-Static, Dynamic-VLSI Computing Structures-Systolic array architecture, mapping algorithms into systolic arrays, Reconfigurable processor array-VLSI matrix arithmetic processors -VLSI arithmetic models, partitioned matrix algorithms, matrix arithmetic pipelines.

**TOTAL NO OF PERIODS: 45** 

#### **TEXT BOOKS:**

- 1. Kai Hwang, Advanced Computer architecture Parallelism ,scalablity ,Programmablity ,Mc Graw Hill,N.Y, 2003
- 2. Kai Hwang and F.A.Briggs, Computer architecture and parallel processor 'Mc Graw Hill, N.Y, 1999

#### **REFERENCES:**

- 1. David A. Patterson and John L. Hennessey, —Computer organization and design Elsevier,
- 2. Fifth edition, 2014.
- 3. www.sci.tamucc.edu/~sking/Courses/COSC5351/syllabus.php

Computer usage: Nil

### **Professional component**

General - 0%

Basic Sciences - 0%

Engineering sciences & Technical arts - 0%

Professional subject - 100%

Broad area: Communication | Signal Processing | Electronics | VLSI | Embedded | Computer

# **Test Schedule**

| S. No. | Test                      | Tentative Date                 | Portions             | Duration  |
|--------|---------------------------|--------------------------------|----------------------|-----------|
| 1      | Cycle Test-1              | August 1 <sup>st</sup> week    | Session 1 to 14      | 2 Periods |
| 2      | Cycle Test-2              | September 2 <sup>nd</sup> week | Session 15 to 28     | 2 Periods |
| 3      | Model Test                | October 2 <sup>nd</sup> week   | Session 1 to 45      | 3 Hrs     |
| 4      | University<br>Examination | ТВА                            | All sessions / Units | 3 Hrs.    |

# **Mapping of Instructional Objectives with Program Outcome**

| To make students know about the Parallelism concepts in Programming .To give the      |   | Correla | tes to  |  |
|---------------------------------------------------------------------------------------|---|---------|---------|--|
| students an elaborate idea about the different memory systems and buses. To introduce |   |         | program |  |
| the advanced processor architectures to the students. To make the students know about |   | outcome |         |  |
| the importance of multiprocessor and multi-computers. To study about data flow        | Н | М       | L       |  |
| computer architectures .                                                              |   |         |         |  |
| Demonstrate concepts of parallelism in hardware/software.                             | b | d, e    | а       |  |
| Discuss memory organization and mapping techniques.                                   | d | е       | С       |  |
| Describe architectural features of advanced processors.                               | b | С       | а       |  |
| Interpret performance of different pipelined processors.                              | е | С       | а       |  |
| Explain data flow in arithmetic algorithms                                            | е | С       | а       |  |
| Development of software to solve computationally intensive problems.                  | d | b       | а       |  |

H: high correlation, M: medium correlation, L: low correlation

# **Draft Lecture Schedule**

| Session   | Topics                                              | Problem solving | Text / Chapter  |
|-----------|-----------------------------------------------------|-----------------|-----------------|
|           |                                                     | (Yes/No)        |                 |
| UNIT I PA | RALLEL COMPUTER MODELS                              | -               |                 |
| 1.        | Evolution of Computer architecture                  | No              |                 |
| 2.        | system attributes to performance                    |                 |                 |
| 3.        | Multi processors and multi computers                |                 |                 |
| 4.        | Multi-vector and SIMD computers                     | No              |                 |
| 5.        | PRAM and VLSI models-Parallelism in Programming     | No              | [T1] Chapter -1 |
| 6.        | conditions for Parallelism-Program Partitioning and | No              |                 |
|           | Scheduling-program flow Mechanisms                  |                 |                 |
| 7.        | Speed up performance laws-Amdahl's law              | No              |                 |
| 8.        | Gustafson's law                                     | No              |                 |
| 9.        | Memory bounded speedup Model                        | No              |                 |
| UNIT II   | MEMORY SYSTEMS AND BUSES                            | 1               |                 |
| 10.       | Memory hierarchy                                    | No              |                 |
| 11.       | Cache and shared memory concepts                    | No              |                 |
| 12.       | Cache memory organization                           | No              |                 |
| 13.       | Cache addressing models                             | No              |                 |
| 14.       | Aliasing problem in cache                           | No              | [T1] Chapter -2 |
| 15.       | Cache memory mapping techniques .                   | No              |                 |
| 16.       | Shared memory organization-Interleaved memory       | No              |                 |
|           | organization .                                      |                 |                 |
| 17.       | Lower order interleaving, Higher order interleaving | No              |                 |
| 18.       | Back plane bus systems                              | No              |                 |
| 19.       | Bus addressing, arbitration and transaction         | No              |                 |
| UNIT II   | ADVANCED PROCESSORS                                 | 1               | •               |
| 20.       | Instruction set architectures                       | No              |                 |
| 21.       | CISC and RISC scalar processors                     | No              |                 |
| 22.       | Super scalar processors                             | No              |                 |
| 23.       | VLIW architecture                                   | No              |                 |
| 24.       | Multivector and SIMD computers                      | No              | [T1] Chapter -3 |
| 25.       | Vector processing principles                        | No              |                 |
| 26.       | Cray Y                                              | No              |                 |
|           | Page <b>4</b> of <b>8</b>                           |                 |                 |

| 27.      | MP 816 system                                              | No |                 |
|----------|------------------------------------------------------------|----|-----------------|
| 28.      | Inter processor communication                              | No |                 |
| UNIT IV  | MULTI PROCESSOR AND MULTI COMPUTERS                        |    |                 |
| 29.      | Multiprocessor system interconnects                        | No |                 |
| 30.      | Cross bar switch                                           | No |                 |
| 31.      | Multiport memory                                           | No |                 |
| 32.      | Hot spot problem                                           | No |                 |
| 33.      | Message passing mechanisms                                 | No |                 |
| 34.      | Pipelined processors-Linear pipeline                       | No |                 |
| 35.      | on linear pipeline                                         | No | [T1] Chapter -4 |
| 36.      | Instruction pipeline design                                | No |                 |
| 37.      | Arithmetic pipeline design                                 | No |                 |
| UNIT V   | ,                                                          | I  |                 |
| DATA FLO | W COMPUTERS AND VLSI COMPUTATIONS                          |    |                 |
| 38.      | Data flow computer architectures                           | No |                 |
| 39.      | Static, Dynamic                                            | No |                 |
| 40.      | VLSI Computing Structures                                  | No |                 |
| 41.      | Systolic array architecture                                | No |                 |
| 42.      | mapping algorithms into systolic arrays                    | No |                 |
| 43.      | Reconfigurable processor array                             | No | [T1] Chapter -5 |
| 43.      | VLSI matrix arithmetic processors                          | No |                 |
| 44.      | VLSI arithmetic models                                     | No |                 |
| 45.      | partitioned matrix algorithms, matrix arithmetic pipelines | No |                 |

## **Teaching Strategies**

The teaching in this course aims at establishing a good fundamental understanding of the areas covered using:

- Formal face-to-face lectures
- Laboratory sessions, which support the formal lecture material and also provide the student with practical construction, measurement and debugging skills.
- Small periodic quizzes, to enable you to assess your understanding of the concepts.

## **Evaluation Strategies**

 Cycle Test – I
 5%

 Cycle Test – II
 5%

 Model Test
 10%

 Assignment /Seminar/online test/quiz
 5%

 Attendance
 5%

 Final exam
 70%

**Prepared by:** Ms C.Geetha, Assistant Professor. Dated:

#### Addendum

### ABET Outcomes expected of graduates of B.Tech / ECE / program by the time that they graduate:

- a. An ability to apply knowledge of mathematics, science, and engineering
- b. An ability to design and conduct experiments, as well as to analyze and interpret data
- c. An ability to design a hardware and software system, component, or process to meet desired needs within realistic constraints such as economic, environmental, social, political, ethical, health and safety, manufacturability, and sustainability
- d. An ability to function on multidisciplinary teams
- e. An ability to identify, formulate, and solve engineering problems
- f. An understanding of professional and ethical responsibility
- g. An ability to communicate effectively
- h. The broad education necessary to understand the impact of engineering solutions in a global, economic, environmental, and societal context
- i. A recognition of the need for, and an ability to engage in life-long learning
- j. A knowledge of contemporary issues
- k. An ability to use the techniques, skills, and modern engineering tools necessary for engineering practice.

#### **Program Educational Objectives**

#### PEO1: PREPARATION

Electronics Engineering graduates are provided with a strong foundation to passionately apply the fundamental principles of mathematics, science, and engineering knowledge to solve technical problems and also to combine fundamental knowledge of engineering principles with modern techniques to solve realistic, unstructured problems that arise in the field of Engineering and non-engineering efficiently and cost effectively.

#### **PEO2: CORE COMPETENCE**

Electronics engineering graduates have proficiency to enhance the skills and experience to apply their engineering knowledge, critical thinking and problem solving abilities in professional engineering practice for a wide variety of technical applications, including the design and usage of modern tools for improvement in the field of Electronics and Communication Engineering.

#### **PEO3: PROFESSIONALISM**

Electronics Engineering Graduates will be expected to pursue life-long learning by successfully participating in post graduate or any other professional program for continuous improvement which is a requisite for a successful engineer to become a leader in the work force or educational sector.

### PEO4: SKILL

Electronics Engineering Graduates will become skilled in soft skills such as proficiency in many languages, technical communication, verbal, logical, analytical, comprehension, team building, interpersonal relationship, group discussion and leadership ability to become a better professional.

#### PEO5: ETHICS

Electronics Engineering Graduates are morally boosted to make decisions that are ethical, safe and environmentally-responsible and also to innovate continuously for societal improvement.

| Course Teacher    | Signature |
|-------------------|-----------|
| Ms. G.KANAGAVALLI |           |
|                   |           |

| Course Coordinator | HOD/ECE |
|--------------------|---------|
|                    |         |
|                    |         |

(Ms.G.Kanagavalli) (Dr.M.Sangeetha)